Crossware

Table of Contents        Previous topic       Next topic       

MICROPROCESSOR INSTRUCTION REFERENCE->DIVUL

DIVUL    Unsigned Divide

Compatibility: 68000, 68010, 68020 and CPU32 families.

    
Allowable Addressing Modes
    
DIVUL.LDn,Dr:Dq
DIVUL.L(An),Dr:Dq
DIVUL.L(An)+,Dr:Dq
DIVUL.L-(An),Dr:Dq
DIVUL.L(d16,An),Dr:Dq
DIVUL.L(d8,An,Xn),Dr:Dq
DIVUL.L(bd,An,Xn),Dr:Dq 2
DIVUL.L([bd,An,Xn],od),Dr:Dq 1
DIVUL.L([bd,An],Xn,od),Dr:Dq 1
DIVUL.L(xxx).W,Dr:Dq
DIVUL.L(xxx).L,Dr:Dq
DIVUL.L#(data),Dr:Dq
DIVUL.L(d16,PC),Dr:Dq
DIVUL.L(d8,PC,Xn),Dr:Dq
DIVUL.L(bd,PC,Xn),Dr:Dq 2
DIVUL.L([bd,PC,Xn],od),Dr:Dq 1
DIVUL.L([bd,PC],Xn,od),Dr:Dq 1
       

1   68020 only
2   68020 and CPU32 only

See DIVU for more information